### 4th Semester, Academic Year 2020-21

Date: 11/4/2021

| Name: Suhan B Revankar | SRN:            | Section |
|------------------------|-----------------|---------|
|                        | PES2UG19CS412   | G       |
|                        |                 |         |
|                        |                 |         |
|                        |                 |         |
| Week#101               | Program Number: | _1      |

Given a C- Code convert it in its equivalent ARM Code. These programs need to be executed on ARMSIM Simulator

1) 
$$x = (a + b) - c$$
;

```
1 ; C Code:
2 ; x = (a + b) - c
3 ; Plan:
4 ; R0 = (R1 + R2) - R3
5
6 .data
7 a: .word 100
8 b: .word 200
9 c: .word 50
10 .text
11 LDR R1, =a
12 LDR R1, [R1] ; a = 100 = R1
13
14 LDR R2, =b
15 LDR R2, [R2] ; b = 200 = R2
16
17 LDR R3, =c
18 LDR R3, [R3] ; c = 50 = R3
19
20 ADD R0, R1, R2 ; x = 300 = R0
21 SUB R0, R0, R3 ; x = 250 = R0
```



```
R0
       :250
R1
       :100
R2
       :200
R3
       :50
R4
       :0
R5
       : 0
R6
       :0
R7
       :0
R8
       :0
R9
       :0
R10(s1):0
R11(fp):0
R12(ip):0
R13(sp):21504
R14(lr):0
R15 (pc): 70656
```

#### 2) z = (a << 2) | (b & 15);

```
R6 = R3 \& R4
.data
   a: .word 100
   b: .word 2
   c: .word 100
   d: .word 15
   LDR R1, =a
   LDR R1, [R1]
   LDR R2, =b
   LDR R2, [R2]
   LDR R3, =c
   LDR R3, [R3]
   LDR R4, =d
   LDR R4, [R4]; d = 15 = R4
   MOV R5, R1, LSL R2
   AND R6, R3, R4
   ORR R0, R5, R6
```



```
R0
       :404
R1
       :100
R2
       :2
R3
       :100
R4
       :15
R5
       :400
R6
      :4
R7
       : 0
R8
      : 0
R9
       : 0
R10(s1):0
R11(fp):0
R12(ip):0
R13(sp):21504
R14(lr):0
R15 (pc):70656
```

### 4th Semester, Academic Year 2020-21

Date: 11/4/2021

| Name: Suhan B Revankar | SRN:<br>PES2UG19CS412 | Section<br>G |
|------------------------|-----------------------|--------------|
|                        |                       |              |

1) Consider the following instructions. Execute these instructions using simulator of 5 stage pipeline of MIPS architecture.

Observe the following and note down the results.

a) Check whether there is data dependency for the second instruction?



Dependency lies in F1 (R0).

b) If yes, then, how many stall states have been introduced?

Two stalls

| 1 2 |         | CPU Cycles |    |         |     |    |   |    |  |  |  |  |
|-----|---------|------------|----|---------|-----|----|---|----|--|--|--|--|
| 1 2 | 3       | 4          | 5  | 6       | 7   | 8  | 9 | 10 |  |  |  |  |
| ID  | + - (f) | MEM        | WB |         |     |    |   |    |  |  |  |  |
| IF  | ID      | S          | S  | + - (f) | MEM | WB |   |    |  |  |  |  |
|     |         |            |    |         |     |    |   |    |  |  |  |  |

c) If data forwarding is applied how many stall states have been reduced?

Two stalls

|               |                              |    | CPU Cycles |         |         |     |    |   |   |   |    |
|---------------|------------------------------|----|------------|---------|---------|-----|----|---|---|---|----|
|               | Instruction                  | 1  | 2          | 3       | 4       | 5   | 6  | 7 | 8 | 9 | 10 |
| <b>0</b> [fp_ | _add (F1, F2, F2)            | IF | ID         | + - (f) | MEM     | WB  |    |   |   |   |    |
| 1 [fp_        | _sub (F4, F1, F5)            |    | IF         | ID      | + - (f) | MEM | WB |   |   |   |    |
| Step          | Execute All Instructions     |    |            |         |         |     |    |   |   |   |    |
|               | ial Hazards:<br>zards Found. |    |            |         | 4       |     |    |   |   |   |    |

### 4th Semester, Academic Year 2020-21

Date: 11/4/2021

| Name: Suhan B Revankar | SRN:<br>PES2UG19CS412 | Section<br>G |
|------------------------|-----------------------|--------------|
|                        |                       |              |

 Week#\_\_\_\_10\_\_\_
 Program Number: \_\_\_\_3\_\_\_

Consider the following code segment in C.

$$A = B + E;$$
  
 $C = A + F;$ 

a) Write the code using MIPS 5 STAGE pipeline architecture.

b) Find the hazards.

|                        |    | CPU Cycles |         |     |    |         |     |    |   |    |
|------------------------|----|------------|---------|-----|----|---------|-----|----|---|----|
| Instruction            | 1  | 2          | 3       | 4   | 5  | 6       | 7   | 8  | 9 | 10 |
| 0 fp_add (F1, F2, F3)  | IF | ID         | + - (f) | MEM | WB |         |     |    |   |    |
| 1 [fp_add (F4, F1, F5) |    | IF         | ID      | S   | S  | + - (f) | MEM | WB |   |    |
| 1                      |    |            |         |     |    |         |     |    |   |    |

c) Reorder the instructions to avoid pipeline stalls.

$$C = A + F$$
$$A = B + E$$

|                                       |    |    |         | 20      | CPU | Cycles |   |   |   |    |
|---------------------------------------|----|----|---------|---------|-----|--------|---|---|---|----|
| Instruction                           | 1  | 2  | 3       | 4       | 5   | 6      | 7 | 8 | 9 | 10 |
| 0 [fp_add (F4, F1, F5)                | IF | ID | + - (f) | MEM     | WB  |        |   |   |   |    |
| 1 fp_add (F1, F2, F3)                 |    | IF | ID      | + - (f) | MEM | WB     |   |   |   |    |
| Step   Execute All Instructions       |    |    |         |         |     |        |   |   |   |    |
| Potential Hazards:  No Hazards Found. |    |    |         | 40      |     |        |   |   |   |    |

### 4th Semester, Academic Year 2020-21

Date: 11/4/2021

| Name: Suhan B Revankar | SRN:<br>PES2UG19CS412 | Section |
|------------------------|-----------------------|---------|
|                        | 1 E320019C3412        | U       |

Week#\_\_\_\_10\_\_\_ Program Number: \_\_\_4\_\_\_

Using MIPS 5 stage pipeline architecture, execute the following instructions and avoid stall states if any.

LW \$10, 20(\$1) SUB \$11, \$2, \$3 ADD \$12, \$3, \$4 LW \$13, 24(\$1) ADD \$14, \$5, \$6 a)

| Fp_Id (F11, Offset, R2)                                                                           |                           |    |      |    |         |         |     |         |     |    |    |    |    | CPU Cycles | 4  |    |
|---------------------------------------------------------------------------------------------------|---------------------------|----|------|----|---------|---------|-----|---------|-----|----|----|----|----|------------|----|----|
| 1 fp_sub (F12, F3, F4)                                                                            | Instruction               | 1  | 2    | 3  | 4       | 5       | 6   | 7       | 8   | 9  | 10 | 11 | 12 | 13         | 14 | 15 |
| 2   D_add (F13, F4, F5)   IF   ID   +1- (f)   MEM   WB                                            | fp_ld (F11, Offset, R2)   | IF | ID   | EX | MEM     | WB      |     |         |     |    |    |    |    |            |    |    |
| 3 D_ 1d (F14, Offset, R2)                                                                         | 1 [fp_sub (F12, F3, F4)   |    | IF   | ID | + - (f) | MEM     | WB  |         |     |    |    |    |    |            |    |    |
| 4 (0_add (F15, F6, F7)   IF ID 4+ (f) MEM WB   Step   Execute All Instructions Potential Hazards: | 2 fp_add (F13, F4, F5)    |    |      | IF | ID      | + - (f) | MEM | WB      |     |    |    |    |    |            |    |    |
| Step Execute All Instructions  Potential Hazards:                                                 | 3 fp_ld (F14, Offset, R2) |    |      |    | IF      | ID      | EX  | MEM     | WB  |    |    |    |    |            |    |    |
| Potential Hazards:                                                                                | 4 fp_add (F15, F6, F7)    |    | Ti . |    |         | IF      | ID  | + - (f) | MEM | WB |    |    | ĺ  |            |    |    |
|                                                                                                   | Potential Hazards:        |    |      |    |         |         |     |         |     |    |    |    |    |            |    |    |
|                                                                                                   |                           |    |      |    |         |         |     |         |     |    |    |    |    |            |    |    |
|                                                                                                   |                           |    |      |    |         |         |     |         |     |    |    |    |    |            |    |    |
|                                                                                                   |                           |    |      |    |         |         |     |         |     |    |    |    |    |            |    |    |
|                                                                                                   |                           |    |      |    |         |         |     |         |     |    |    |    |    |            |    |    |
|                                                                                                   |                           |    |      |    |         |         |     |         |     |    |    |    |    |            |    |    |
|                                                                                                   |                           |    |      |    | 1       |         |     |         |     |    |    |    |    |            |    |    |

b)

|                                 |    |    |    |         |         |     |         |     |    |    |    |    | CPU Cycles |    |    |
|---------------------------------|----|----|----|---------|---------|-----|---------|-----|----|----|----|----|------------|----|----|
| Instruction                     | 1  | 2  | 3  | 4       | 5       | 6   | 7       | 8   | 9  | 10 | 11 | 12 | 13         | 14 | 15 |
| fp_ld (F11, Offset, R2)         | IF | ID | EX | MEM     | WB      |     |         |     |    |    |    |    |            |    |    |
| 1 fp_sub (F12, F3, F4)          |    | IF | ID | + - (f) | MEM     | WB  |         |     |    |    |    |    |            |    |    |
| 2 fp_add (F13, F4, F5)          |    |    | IF | ID      | + - (f) | MEM | WB      |     |    |    |    |    |            |    |    |
| 3 fp_ld (F14, Offset, R2)       | ĺ  |    |    | IF      | ID      | EX  | MEM     | WB  |    |    |    |    |            |    |    |
| 4 fp_add (F15, F6, F7)          | İ  |    |    |         | IF      | ID  | + - (f) | MEM | WB |    |    |    |            |    |    |
| Step   Execute All Instructions |    |    |    | fi.     |         |     |         |     |    |    |    |    |            |    |    |

#### 4th Semester, Academic Year 2020-21

Date: 11/4/2021

| Name: Suhan B Revankar | SRN:          | Section |
|------------------------|---------------|---------|
|                        | PES2UG19CS412 | G       |
|                        |               |         |
|                        |               |         |

| Week#         | 10 | Program Number:                  | 5 |
|---------------|----|----------------------------------|---|
| V V O O I I I | 10 | i i o Si ai ii i i ai ii o o i i | • |
|               |    |                                  |   |

This exercise is to understand the relationship between delay slots, control hazards and branch execution in a 5 stage MIPS pipelined processor.

Assume full data forwarding and predict- taken branch prediction.

Note the observations.

### There are no hazards.

|                                                      | CPI |     |    |     |    |    |    |         |     |    |    |    |    |    | CPU |
|------------------------------------------------------|-----|-----|----|-----|----|----|----|---------|-----|----|----|----|----|----|-----|
| Instruction                                          | 1   | 2   | 3  | 4   | 5  | 6  | 7  | 8       | 9   | 10 | 11 | 12 | 13 | 14 | 15  |
| 0 fp_ld (F2, Offset, R7)                             | IF  | ID  | EX | MEM | WB |    |    |         |     |    |    |    |    |    |     |
| 1 br_taken (Offset, R3)                              |     | IF. | ID |     |    |    |    |         |     |    |    |    |    |    |     |
| 2 fp_add (F2, F7, F5)                                |     |     | IF |     |    |    |    |         |     |    |    |    |    |    |     |
| 3 br_untaken (Offset, R2)                            |     |     |    | IF  | ID |    |    |         |     |    |    |    |    |    |     |
| 4 fp_sd (F3, Offset, R5)                             |     |     |    |     | IF | ID | EX | MEM     | WB  |    |    |    |    |    |     |
| 5 fp_add (F2, F2, F5)                                |     |     |    |     |    | IF | ID | + - (f) | MEM | WB |    |    |    |    |     |
| Step   Execute All Instructions   Potential Hazards: |     |     |    |     |    |    |    |         |     |    |    |    |    |    |     |
| No Hazards Found.                                    |     |     |    |     |    |    |    |         |     |    |    |    |    |    |     |

#### Disclaimer:

- The programs and output submitted is duly written, verified and executed by me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

#### Signature:

Name: Suhan B Revankar

SRN: PES2UG19CS412

Section: G

Date: 11/4/2021